





The 67th International Conference on
Electron, Ion and Photon Beam Technology and Nanofabrication

# BEAMeeting EIPBN 2024

#### Technical Workshop & Discussion



BEAMeeting EIPBN 2024



Dr. Suess



#### San Diego Central Library

Be who you are and say what you feel,

because those who mind don't matter and those who matter don't mind



#### **Dr. Suess and Computers**

If a packet hits a pocket on a socket on a port, And the bus is interrupted at a very last resort, And the access of the memory makes your floppy disk abort, Then the socket packet pocket has an error to report.

If your cursor finds a menu item followed by a dash, and the double-clicking icon puts your window in the trash; and your data is corrupted cuz the index doesn't hash, then your situation's hopeless and your system's gonna crash!

If the label on the cable on the table at your house Says the network is connected to the button on your mouse, But your packets want to tunnel to another protocol, That's repeatedly rejected by the printer down the hall,



And your screen is all distorted by the side effects of gauss, So your icons in the window are as wavy as a souse; Then you may as well reboot and go out with a bang, 'Cuz sure as I'm a poet, the sucker's gonna hang!

When the copy of your floppy's getting sloppy in the disk And the microcode instructions cause unnecessary risk, Then you'll have to flash the memory

and you'll want to RAM your ROM.

Quickly turn off the computer and be sure to tell your Mom.

https://lynceans.org/all-posts/dr-seuss-explains-why-computers-sometimes-crash/ https://en.wikipedia.org/wiki/A\_Grandchild%27s\_Guide\_to\_Using\_Grandpa%27s\_Computer



#### About GenlSys

GenISys offers software solutions for the optimization of micro- and nano-fabrication processes

- Founded in 2005 in Munich
  - joined RSBG Group LAB14 in 2018
- Headquarter in Taufkirchen Munich, Germany
  - Subsidiaries in USA, Japan and Turkey
  - Development locations in Jena, Erlangen & Urla
- Worldwide leader on proximity and process correction for electron and laser lithography processes



GenISys continues to grow while maintaining customer centric spirit!



#### Growing Customer Base (>1000)

- BEAMER and TRACER
  - > 410 BEAMER installation
  - > 280 TRACER installation
- LAB Lithography Simulation
  - > 95 LAB installation
- ProSEM SEM Metrology
  - > 115 ProSEM installation

#### **Products Installed Base 2023**





# GenlSys – Solution Provider

GenISys offers "more than software":

- Application support including process (~ 10 Application Engineer)
  - Process knowledge from > 200 advanced Nano-Centers
- Active user comunity beyond exposure tool
  - ~ 500 users meet at BEAMeetings worldwide
- Allways at the "spearhead" of technology with two major releases and frequent patches per year
  - new feature, enhancements and fixes
  - all development is driven by users / equipment partners
  - fast reaction on critical issues (patch in 24 hours)











Lithography equipment and processes need optimization to push limits of nano devices:

- Proximity and process effects
- Complexity of design and materials

# Pushing the limits ...









Image AMAT webpage

Images vendor webpages

# Metrology in Manufacturing

- Consistent and reliable measurements are critical for IC manufacturing
  - Fully automated, very fast, consistent using reliable algorithm
  - CDSEMs are expensive and inflexible – not affordable for most nanofabrication facilities



#### Metrology & Inspection (MIS)



- Inspection is becoming bottleneck for IC production
  - New structures need to be developed based on inspectability
  - Key enabler: computational MIS, SEM Simulation
- GenISys vSEM technology is a serious contender
  - Scattering kernels market validated
  - Charging solved in principal
- GenISys continues to invest large resources into MIS
  - ProSEM, SEM Automation
  - Die-to-Database inspection platform
  - vSEM SEM simulation





# The Metrology Challenge in Nanofabrication







Images vendor webpages

This is how you measure nano patterns..?



- Consistent and reliable SEM measurements are critical for process characterization
  - Hand-drawn cursors are subjective, tedious, time-consuming, inconsistent





## Upgrade SEM to a CD-SEM by Software

10

All Hide

View Area (um): 786.231, -159.679; 814.259, -133.44

This is how you measure nano patterns..?



Image ZEISS webpage

Algorithm-based Easy Metrology Advanced Pattern & Batch Processing

Height 958

18.868 nm/

 Kilk
 Right
 Read
 Comparison
 Min
 448.2
 Min
 448.2
 Min
 648.2
 Min
 Min
 648.2
 Min
 648.2
 Min
 648.2
 Min
 Min
 648.2
 Min
 Min

Max = 466.1

StdDev = 5.3

E ProSEM - LayoutDemo\_Intro File Script View Help

images ()

RUB1288\_80\_65 RUB1288\_80\_66 RUB1288\_80\_67 ✓ RUB1288\_82\_68 ↔ Lines & Space ⊕ ✓ M\_1

E - M\_2 RJB1288\_82\_66 RJB1288\_82\_70 E - RIB1288\_82\_71

Image Preproc Pixel Size

Edge Detection
 Automatic

ture Time Lines & Soars

ROI (nm) LL X 802980 Width 1039

Image Informatio

Variables

Method Sigmoidal Fit

se position (Layout Origin) [um]: 812.6116,-158.6768

RJB1288\_B2\_68

Aligned CAD Layout Integration Digital Interface SEM Automation

RJB128B\_B2\_68

BEAMeeting EIPBN 2024

 Center Y (un)
 Width (uni)
 Height (uni)
 Feature Type
 Lover
 Status

 -146.424
 1.039
 0.958
 Lines & Spaces
 \*
 loaded

 -146.333
 1.007
 0.975
 Lines & Spaces
 \*
 not loaded



# Make "More" out of your SEM



Automated metrology

- Layout based metrology definition (no scripting!)
- Drive SEM stage and acquire image
- Image loading and alignment
- Apply pre-defined measurement automatically

Remote control of SEM via digital PC interface

Easy to get SEM images and metrology results



#### Next level ...





Direct SEM control with hardware integration

Comprehensive full layout-based workflow

Integrated scanning, automation and analysis

Remote control of SEM via digital PC interface

Easy to get SEM images and metrology results



#### **E-Beam Process Calibration**

TRACER enables to identify the optimal process point in a simple experiment

- prooven for multiple substrates (Si, SiO2, GaAs, InP, ...)
- prooven for typical direct write resists (PMMA, ZEP, HSQ, ...)
- demonstrated for CAR resists (both positive and negative tone)

Universal approach for process optimization of chemically amplified photoresists in electron beam lithography

Markus Greul.<sup>a,\*</sup> Astrit Shoshi, <sup>a</sup> Jan Klikovits, <sup>b</sup> Stephan Martens, <sup>a</sup> Holger Sailer, <sup>a</sup> Olga Barahona<sup>a</sup>, Benyamin Shnirman, <sup>a</sup> Leon Starz, <sup>a</sup> Jan Hofmann, <sup>b</sup> Patrick Wintrich<sup>a</sup> anstinut für Mikroelektronik Stuttgart SdbR, Allmandring 30a, 70569 Stuttgart, Germany "GenISys GmbH, Eschenstraße 66, 82024 Taufkirchen (Munich), Germany

Abstract. A critical factor in the fabrication of complex nano- and microstructures with high quality and reproducibility is the determination of a suitable working point. This applies particularly to lithography, which is the basis for transferring the desired patterns onto the substrate. For this reason, the following paper presents a generic process optimization methodology that has been successfully applied to four chemically amplified positive and negative tone electron beam lithography photoresists with different sensitivities. The method is iterative and designed for best possible results with a minimum use of resources. This is accomplished by identifying the critical key factors in photoresist processing using contrast curves and determining their impact. Starting with the most influential bake parameter, the maximum effect is achieved. The method used is similar to the *Bossung*-plot procedure and aims for a maximum process window. After the bake parameters, the fundamentals of development kinetics are discussed and a method for determining an appropriate development time is presented. A mask making approach is then used to investigate the ideal exposure conditions. This includes the determination of an appropriate base dose in conjunction with proximity effect correction and sizing. The evaluation of this method is demonstrated by critical dimension linearity plots and scanning electron microscope cross sectional analysis of resist profiles. The results presented impressively demonstrate the universality of the optimization approach.

Keywords: electron beam lithography, photoresist process optimization, nano- and micro-patterning, photoresist bake, development, proximity effect correction (PEC), point spread function (PSF).

\*Markus Greul, E-mail: greul@ims-chips.de











LAB

# **3D e-Beam Lithography Simulation**





## y = 2.5 [um], blur, filename = 0.05, 50nm; dose = 152 50nm - X - Y - Z y = 2.5 [um], blur, filename = 0.1, 100nm; dose = 152 Blur 100nm - X - Y - Z y = 2.5 [um], blur, filename = 0.15, 150nm; dose = 152 150nm - X - Y - Z -152 LAB Dose 152 uC/cm2



E-Beam 3D, data prep. by BEAMER.  $\rightarrow$  Compared with LAB simulation.



Stable results are obtained by BushClover (Mr. Nizeki)





#### Simulation of Laser Exposure Process





#### Laser 3DPEC

Resist : PMER P-HA 300 pre-bake: 90 °C, 6min By BushClover



1um pixel size DOE for green laser optics. DOE steps: ca. 200nm







#### 2um Square Dots

#### without correction



# Optimize serif size & overlap influences by simulation





### LAB Simulation : 2um Square Dots







# Model-OPC for Projection (Stepper)

#### Fully automated correction:

- Iterative process
- The exposure is modelled at layout edges (fast simulation)
  - Placing of evaluation points at layout edge
  - Compare intensity level
    - at taget: no action
    - Below or above target: move edges





# Model-OPC for Projection (Stepper)

#### Fully automated correction:

- Iterative process
- The exposure is modelled at layout edges (fast simulation), compared to target
- the layout is modified (shape correction) to compensate for mismatch
- Full layout import

GenISys is offering Full-Chip OPC for special and mature application!



#### Come by our Booth...





# Agenda

| BEAMeeting E-Beam & Laser Workshop<br>Technical Workshop & Discussion<br>Tentative Agenda |                                                                          |          |
|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------|
|                                                                                           |                                                                          |          |
| Ulrich Hofmann<br>GenISys                                                                 | Welcome & Introduction<br>GenISys Update                                 | 9:00 am  |
| Nezih Unal<br>GenlSys                                                                     | Laser Simulation and Process Calibration                                 | 9:20 am  |
| Bethany Niedzielski Huffman<br>MIT Lincoln Labs                                           | Quantum Computing and Electron Beam Lithography                          | 9:40 am  |
| Marvin Zai<br>GenISys                                                                     | Building Bridges in Beamer<br>with 3D Edge PEC                           | 10:00 am |
| Bernadeta Srijanto<br>Oak Ridge National<br>Laboratory                                    | Maximizing process efficiency with dual current exposure strategy        | 10:20 am |
|                                                                                           | Coffee Break                                                             | 10:30 am |
| Sven Bauerdick<br>GenISys                                                                 | Unveiling the NEW InSPEC                                                 | 10:50 am |
| Leonidas E. Ocola<br>IBM                                                                  | "So you think you know eta in PEC"                                       | 11:10 am |
| Dengyang Lu<br>University of Pennsylvania                                                 | Image processing and Data Preparation for Structural<br>Color Generation | 11:30 am |
| Roberto Panepucci<br>Cornell NanoScale Facility                                           | Distortion Correction and Application                                    | 11:50 am |
|                                                                                           | Lunch                                                                    | 12:10 pm |
| Chad Eichfeld<br>Penn State University                                                    | Automated SEM Metrology Use Cases for InSPEC                             | 1:00 pm  |
| Benedikt Stender<br>Heidelberg Instruments                                                | MPO 100: The Future of 3D Nano- and Micro-Lithography                    | 1:20 pm  |
| Kaustubh Vyas<br>GenISys                                                                  | Radial PEC, Powerful Filter & the new Fields module                      | 1:40 pm  |
|                                                                                           | Coffee Break                                                             | 2:00 pm  |
| Sven Bauerdick<br>GenISys                                                                 | ProSEM vs. InSPEC: the "best" metrology solution                         | 2:20 pm  |
| Nezih Unal<br>GenlSys                                                                     | What's New in BEAMER<br>Roadmap Discussion                               | 2:30 pm  |
|                                                                                           | FINAL Closing                                                            | 3:00 pm  |

BEAMeeting EIPBN 2024



# Thank You!

#### support@genisys-gmbh.com



#### Headquarters

GenlSys GmbH Eschenstr. 66 D-82024 Taufkirchen (Munich) GERMANY ① +49 (0)89 954 5364 0 圖 +49 (0)89 954 5364 99 ⊠ info@genisys-gmbh.com

#### **USA Office**

GenlSys Inc. P.O. Box 410956 San Francisco, CA 94141-0956 USA

D +1 (408) 353 3951
 ⊠ usa@genisys-gmbh.com

#### Japan / Asia Pacific Office

GenlSys K.K. German Industry Park 1-18-2 Hakusan Midori-ku Yokohama 226-0006 JAPAN ① +81 (45) 530 3306 圖 +81 (45) 532 6933 ⊠ apsales@genisys-gmbh.com